N. Wehn
Name | N. Wehn |
---|---|
First Name | Norbert |
Author Type | External |
Affiliation | TU Kaisersluatern |
Publications
K. Chandrasekar, S.L.M. Goossens, C. Weis, M. Koedam, B. Akesson, N. Wehn, K.G.W. Goossens,
Exploiting Expendable Process-Margins in DRAMs for Run-Time Performance Optimization
(March 2014),
Design, Automation & Test in Europe (DATE 2014), 24-28 March 2014, Dresden, Germany
[Conference Paper]

K. Chandrasekar, C. Weis, B. Akesson, N. Wehn, K.G.W. Goossens,
Towards Variation-Aware System-Level Power Estimation of DRAMs: An Empirical Approach
(June 2013),
50th Design Automation Conference (DAC 2013), 2-6 June 2013, Austin, USA
, HiPEAC Paper Award
[Conference Paper]

K. Chandrasekar, C. Weis, B. Akesson, N. Wehn, K.G.W. Goossens,
System and Circuit Level Power Modeling of Energy-Efficient 3D-Stacked Wide I/O DRAMs
(March 2013),
Design, Automation & Test in Europe Conference & Exhibition (DATE 2013), 18-22 March 2013, Grenoble, France
[Conference Paper]

M. Jung, C. Weis, K. Chandrasekar, N. Wehn,
TLM Modelling of 3D Stacked Wide I/O DRAM Subsystems
(January 2013),
5th Workshop on Rapid Simulation and Performance Evaluation: Methods and Tools (RAPIDO 2013), 21 January 2013, Berlin, Germany
[Conference Paper]
